
24 Electrical Data Chapter 6
AMD Duron™ Processor Data Sheet 23802E—September 2000
Preliminary Information
Figure 9. SYSCLK Waveform
t
3
Low Time 4 ns
t
4
Fall Time 500 ps 4
t
5
Rise Time 500 ps 3
Period Stability
± 300 ps
Table 11. SYSCLK and SYSCLK# AC Characteristics (continued)
Symbol Description Min Max Units Notes
Notes:
1. Circuitry driving the SYSCLK and SYSCLK# inputs must exhibit a suitably low closed-loop jitter bandwidth to allow the PLL to track
the jitter. The –20 dB attenuation point, as measured into a 10-pF or 20-pF load must be less than 500 kHz.
2. Circuitry driving the SYSCLK and SYSCLK# inputs may purposely alter the SYSCLK and SYSCLK# period (spread spectrum clock
generators). In no cases can the period violate the minimum specification above. SYSCLK and SYSCLK# inputs may vary from
100% of the specified period to 99% of the specified period at a maximum rate of 100 kHz.
3. Measured from 0.5 V to VCC_CORE
4. Measured from VCC_CORE to 0.5 V
t
5
V
Threshold-AC
V
CROSS
–V
Threshold-AC
t
2
t
3
t
4
t
1
Kommentare zu diesen Handbüchern